pull/13/head
XIVN1987 3 years ago
parent 040514f9fa
commit 0b41c31d56
  1. 2
      AT32F425/DAPLink.uvoptx
  2. 6
      AT32F425/src/DAP_config.h
  3. 6
      CH32V203/src/DAP_config.h
  4. 6
      CH32V305/src/DAP_config.h
  5. 8
      M482/DAPLink.uvoptx
  6. 12
      README.md

@ -282,7 +282,7 @@
<Group>
<GroupName>DAP</GroupName>
<tvExp>0</tvExp>
<tvExp>1</tvExp>
<tvExpOptDlg>0</tvExpOptDlg>
<cbSel>0</cbSel>
<RteFlg>0</RteFlg>

@ -78,12 +78,12 @@ DAP Hardware I/O Pin Access Functions
#define SWDIO_PIN_INDEX 0
#define SWD_RST_PORT GPIOA
#define SWD_RST_PIN GPIO_PINS_7
#define SWD_RST_PIN GPIO_PINS_4
#define LED_CONNECTED_PORT GPIOA
#define LED_CONNECTED_PIN GPIO_PINS_4
#define LED_CONNECTED_PIN GPIO_PINS_5
#define LED_RUNNING_PORT GPIOA
#define LED_RUNNING_PIN GPIO_PINS_4
#define LED_RUNNING_PIN GPIO_PINS_5
/** Setup JTAG I/O pins: TCK, TMS, TDI, TDO, nTRST, and nRESET.

@ -78,12 +78,12 @@ DAP Hardware I/O Pin Access Functions
#define SWDIO_PIN_INDEX 0
#define SWD_RST_PORT GPIOA
#define SWD_RST_PIN GPIO_Pin_7
#define SWD_RST_PIN GPIO_Pin_4
#define LED_CONNECTED_PORT GPIOA
#define LED_CONNECTED_PIN GPIO_Pin_4
#define LED_CONNECTED_PIN GPIO_Pin_5
#define LED_RUNNING_PORT GPIOA
#define LED_RUNNING_PIN GPIO_Pin_4
#define LED_RUNNING_PIN GPIO_Pin_5
/** Setup JTAG I/O pins: TCK, TMS, TDI, TDO, nTRST, and nRESET.

@ -78,12 +78,12 @@ DAP Hardware I/O Pin Access Functions
#define SWDIO_PIN_INDEX 0
#define SWD_RST_PORT GPIOA
#define SWD_RST_PIN GPIO_Pin_7
#define SWD_RST_PIN GPIO_Pin_4
#define LED_CONNECTED_PORT GPIOA
#define LED_CONNECTED_PIN GPIO_Pin_4
#define LED_CONNECTED_PIN GPIO_Pin_5
#define LED_RUNNING_PORT GPIOA
#define LED_RUNNING_PIN GPIO_Pin_4
#define LED_RUNNING_PIN GPIO_Pin_5
/** Setup JTAG I/O pins: TCK, TMS, TDI, TDO, nTRST, and nRESET.

@ -269,7 +269,7 @@
<Group>
<GroupName>DAP</GroupName>
<tvExp>0</tvExp>
<tvExp>1</tvExp>
<tvExpOptDlg>0</tvExpOptDlg>
<cbSel>0</cbSel>
<RteFlg>0</RteFlg>
@ -313,7 +313,7 @@
<Group>
<GroupName>SWD_host</GroupName>
<tvExp>0</tvExp>
<tvExp>1</tvExp>
<tvExpOptDlg>0</tvExpOptDlg>
<cbSel>0</cbSel>
<RteFlg>0</RteFlg>
@ -333,7 +333,7 @@
<Group>
<GroupName>CSL/StdPD</GroupName>
<tvExp>0</tvExp>
<tvExp>1</tvExp>
<tvExpOptDlg>0</tvExpOptDlg>
<cbSel>0</cbSel>
<RteFlg>0</RteFlg>
@ -425,7 +425,7 @@
<Group>
<GroupName>CSL/CMSIS</GroupName>
<tvExp>0</tvExp>
<tvExp>1</tvExp>
<tvExpOptDlg>0</tvExpOptDlg>
<cbSel>0</cbSel>
<RteFlg>0</RteFlg>

@ -9,10 +9,10 @@ DAPLink (CMSIS-DAP) based on Artery AT32F425 (support crystal-less USB), support
| :---- | :---- |
| SWD_CLK | PA.1 |
| SWD_DIO | PA.0 |
| SWD_RST | PA.7 |
| SWD_RST | PA.4 |
| CDC_TXD | PA.2 |
| CDC_RXD | PA.3 |
| LED_SWD | PA.4 |
| LED_SWD | PA.5 |
## DAPLink-CH32V203
DAPLink (CMSIS-DAP) based on WCH CH32V203 (support crystal-less USB), supports SWD and CDC.
@ -22,10 +22,10 @@ DAPLink (CMSIS-DAP) based on WCH CH32V203 (support crystal-less USB), supports S
| :---- | :---- |
| SWD_CLK | PA.1 |
| SWD_DIO | PA.0 |
| SWD_RST | PA.7 |
| SWD_RST | PA.4 |
| CDC_TXD | PA.2 |
| CDC_RXD | PA.3 |
| LED_SWD | PA.4 |
| LED_SWD | PA.5 |
## DAPLink-CH32V305
DAPLink (CMSIS-DAP) based on WCH CH32V305 (High Speed USB with on-chip PHY), supports SWD and CDC.
@ -35,10 +35,10 @@ DAPLink (CMSIS-DAP) based on WCH CH32V305 (High Speed USB with on-chip PHY), sup
| :---- | :---- |
| SWD_CLK | PA.1 |
| SWD_DIO | PA.0 |
| SWD_RST | PA.7 |
| SWD_RST | PA.4 |
| CDC_TXD | PA.2 |
| CDC_RXD | PA.3 |
| LED_SWD | PA.4 |
| LED_SWD | PA.5 |
## DAPLink-M482
DAPLink (CMSIS-DAP) based on Nuvoton M482, supports SWD and CDC.

Loading…
Cancel
Save